

## Computer Organization and Architecture Week 4

## Clock Speed and Instructions Per Second

Operations performed by a processor, such as fetching an instruction, decoding the instruction, performing an arithmetic operation, and so on, are governed by a system clock.

Typically, all operations begin with the pulse of the clock. Thus, at the most fundamental level, the speed of a processor is dictated by the pulse frequency produced by the clock, measured in cycles per second, or Hertz (Hz).

# Common Prefixed Units / Frequency





Typically, clock signals are generated by a quartz crystal, which generates a constant signal wave while power is applied. This wave is converted into a digital voltage pulse stream that is provided in a constant flow to the processor circuitry

Figure 2.13 System Clock



For example, a 1-GHz processor receives 1 billion pulses per second.

The rate of pulses is known as the clock rate, or clock speed. One increment, or pulse, of the clock is referred to as a clock cycle, or a clock tick. The time between pulses is the cycle time.



The execution of an instruction involves a number of discrete steps, such as fetching the instruction from memory, decoding the various portions of the instruction, loading and storing data, and performing arithmetic and logical operations.

Figure 2.13 System Clock

Thus, most instructions on most processors require multiple clock cycles to complete. Some instructions may take only a few cycles, while others require dozens.

### + Terminologies

- CPI Cycle Per Instruction
- I<sub>c</sub> Instruction Count (Total number of instruction to be executed to perform each instruction type– For CPI average)
- I<sub>i</sub> Instruction Type (Can be load, store, branch or so on)
- $=\tau=^1/_f$  (Tau equals to 1 upon frequency(of the processor))
- $\blacksquare CPI = \sum_{i=1}^{n} (CPI_i * I_i)$

$$\blacksquare CPI = \frac{\sum_{i=1}^{n} (CPI_i * I_i)}{I_c}$$
 (For Average Cycles Per Instruction)

## + Cycles Per Instruction (CPI)

- Suppose there are 3 types of instructions
   e.g. Addition, Subtraction and
   Multiplication.
- CPI<sub>i</sub> be the number of cycles required for instruction type i
- I<sub>i</sub> be the number of executed instructions of type i for given program

### + Cycles Per Instruction (CPI)

- ■For Example
  - Addition ( $CPI_i = 2$  and  $I_i = 4$ )
  - Subtraction (CPI<sub>i</sub> = 2 and I<sub>i</sub> = 3)
  - Multiplication (CPI<sub>i</sub> = 8 and I<sub>i</sub> = 5)

## According to formula

$$CPI = \sum_{i=1}^{n} (CPI * I_i)$$
 $CPI = (CPI_1 * I_1) + (CPI_2 * I_2) + (CPI_3 * I_3)$ 
 $CPI = (2*4) + (2*3) + (8*5)$ 
 $CPI = 8 + 6 + 40$ 
 $CPI = 54$ 

### + Average Cycles Per Instruction (CPI)

- For Example
  - Addition (CPI<sub>i</sub> = 2 and I<sub>i</sub> = 4)
  - Subtraction (CPI<sub>i</sub> = 2 and I<sub>i</sub> = 3)
  - Multiplication (CPI<sub>i</sub> =8 and I<sub>i</sub>=5)
- $I_c = I_1 + I_2 + I_3 = 4 + 3 + 5 = 12$

#### According to formula

$$CPI = \frac{\sum_{i=1}^{n} (CPI * I_i)}{I_c}$$

$$CPI = (CPI_1 * I_1) + (CPI_2 * I_2) + (CPI_3 * I_3)$$

$$CPI = (2*4) + (2*3) + (8*5)$$

$$CPI = 8 + 6 + 40$$

$$CPI = 54/12$$

#### Ŧ

#### T (Tau Calculation)

$$\tau=1/f$$
  
 $f=1$  GHz (For example)  
 $f=1$  GHz =  $10^9$  Hz  
 $\tau=1/10^9$   
 $\tau=10^{-9}$ 

The processor time T needed to execute a given program can be expresses as

T=I<sub>c</sub> \* CPI \* τ T=12 \* 54 \*10<sup>-9</sup> T=648\*10<sup>-9</sup> T= 648 Nano sec Measurement
10<sup>-3</sup> Millie Sec
10<sup>-6</sup> Micro Sec
10<sup>-9</sup> Nano Sec
10<sup>-12</sup> Pico Sec



# Five Performance Factors are influenced by Four System Attributes

|                               | $I_c$ | p | m | k | τ |
|-------------------------------|-------|---|---|---|---|
| Instruction set architecture  | X     | X |   |   |   |
| Compiler technology           | X     | X | X |   |   |
| Processor implementation      |       | X |   |   | X |
| Cache and memory<br>hierarchy |       |   |   | X | X |

p = Number of processors

m = Number of memory references

k = ratio between memory cycle time and processor cycle time

A common measure of performance for a processor is the rate at which instructions are executed, expressed as millions of instructions per second (MIPS), referred to as the MIPS rate.

## MIPS (Millions of Instructions Per Second)

MIPS = 
$$\frac{I_C}{T*10^6} = \frac{f}{CPI*10^6}$$

## MIPS (Millions of Instructions Per Second)

$$\mathbf{MIPS} = \frac{I_C}{T * 10^6}$$

$$MIPS = \frac{12}{648*10^{-9}*10^{6}}$$

MIPS = 
$$\frac{12}{648*10^{-3}}$$

 $MIPS = 0.0185185185185185 * 10^3$ 

MIPS = 18.518

## MIPS (Millions of Instructions Per Second)

$$MIPS = \frac{f}{CPI * 10^6}$$

$$MIPS = \frac{1 * 10^9}{54 * 10^6}$$

$$MIPS = \frac{1,000,000,000}{54,000,000}$$

$$MIPS = 0.0185185185185185 * 10^3$$

$$MIPS = 18.518$$

### **Another Example**

Consider the execution of a program that results in the execution of 2 million instructions on a 400-MHz processor. The Instruction types are given below.

| Instruction Type                 | CPI | Instruction Mix (%) |
|----------------------------------|-----|---------------------|
| Arithmetic and Logic             | 1   | 60                  |
| Load/store with cache hit        | 2   | 18                  |
| Branch                           | 4   | 12                  |
| Memory reference with cache miss | 8   | 10                  |

$$\mathbb{C}PI=(1*0.6)+(2*0.18)+(4*0.12)+(8*0.10)$$

$$CPI = 2.24$$

MIPS rate = 
$$\frac{f}{CPI * 10^6} = \frac{400 * 10^6}{2.24 * 10^6} = \frac{4000000000}{22400000} = 178.57$$

### Exercise

| Instruction Type   | Instruction<br>Count | Cycles per<br>Instructions |
|--------------------|----------------------|----------------------------|
| Integer Arithmetic | 45000                | 1                          |
| Data Transfer      | 32000                | 2                          |
| Floating Point     | 15000                | 2                          |
| Control Transfer   | 8000                 | 2                          |

A program is run on a 40 MHz Processor.

Determine the CPI and MIPS rate

#### Benchmarks

For example, consider this high-level language statement:

A = B + C /\* assume all quantities in main memory \*/



add mem(B), mem(C), mem (A)

On a typical RISC machine, the compilation would look something like this:

load mem(B), reg(1); load mem(C), reg(2); add reg(1), reg(2), reg(3); store reg(3), mem (A)

